

# 3-Way Superscalar R10K Processor

Group 9: Yan-Ru Jhou, Hsin-Ling Lu, Daniel Yu, Hsiang-Yang Fan, Eli Muter

#### Headline

- Introduction
- Design Overview
- Advanced Features
- Verification Strategy
- Final Results
- Teamwork

#### Introduction

- Built the Out-of-Order R10K uarch processor based on VeriSimpleV RISC-V
- Already implemented advanced features like
  - 3-way superscalar execution to increase level of instruction level parallelism.
- Tried to implement advanced features including
  - Support not only 3-way but arbitrary N ways



# **Design Overview**

| Reservation Station(RS) | Reorder Buffer(ROB) | Physical Registers(PR) | Functional Units(FU)                 |
|-------------------------|---------------------|------------------------|--------------------------------------|
| 16 entries              | 32 entries          | 64 registers           | 3 ALUs, 2 Mults, 1<br>Branch, 2 Load |

# **Design Overview**

| I cache                   | Store Queue(SQ)      | D cache                        |
|---------------------------|----------------------|--------------------------------|
| Direct mapped             | 8 entries            | Direct mapped                  |
| 32 lines, 8 byte per line | with load forwarding | 32 entries/lines, each 8 block |

#### **Advanced Features**

- Completed
  - 3-Way superscalar
- Under development
  - N-Way arbitrary superscalar
    - Use macro SUPERSCALAR\_WAYS to abstract N-way superscalar execution, avoiding hard coding 3-way superscalar
    - Currently all modules except the FU, the LSQ, and the cache support
      N-Way arbitrary superscalar

## **Verification Strategy**

- Unit Testing
  - Verified each individual modules with comprehensive testbenches
- For Integration Testing
  - Progressive Verification Strategy
  - First began testing fetch, fetch <-> dispatch, fetch <-> dispatch <-> issue, ..., and finally pipeline\_testbench including all modules

## **Auto Testing**

- We wrote 2 scripts to auto test our pipeline's output, "testSim.sh" and "testSyn.sh"
  - Compare the pipeline's output to that of the P3 pipeline for each public test case, as well as some we wrote ourselves
  - Require an exact match for the writeback.out
  - Require a match for lines in program.out beginning with "@@@"
    - This checks the final memory state as well as the stop condition of the pipeline (wfi halt, illegal instruction, etc.)

### **Final Results**

- Public Testcases
  - Passed halt and mult\_no\_lsq
- Overall CPI
  - Halt: 7
  - o mult\_no\_lsq: 2.54

## **Teamwork (Equal Contribution)**

- Yan-Ru Jhou\*: Reservation Station, Decoder, Precise State,
  Pipeline and testbench.
- Daniel Yu\*: Map Table, Physical Register File, Issue Stage,
  Function Unit
- Hsin-Ling Lu\*: Freelist, Complete Stage, Store Queue
- Hsiang-Yang Fan\*: Fetch Stage, Retire Stage, Architecture
  Map Table, Icache, Dcache
- Eli Muter\*: Dispatch, ROB, verification, advanced features





# Thank you for listening

Content